### **Process Variations**

## Devices parameters vary between runs and even on the same die!

Variations in the process parameters, such as impurity concentration densities, oxide thicknesses, and diffusion depths. These are caused by non-uniform conditions during the deposition and/or the diffusion of the impurities. This introduces variations in the sheet resistances and transistor parameters such as the threshold voltage.

Variations in the dimensions of the devices, mainly resulting from the limited resolution of the photolithographic process. This causes (W/L) variations in MOS transistors and mismatches in the emitter areas of bipolar devices.



### Velocity Saturation



$$v_n = -\mu_n \xi(x) = \mu_n \frac{dV}{dx}$$

scattering effects (collisions suffered by the carriers)

For p-type silicon, the critical field at which electron saturation occurs is  $1.5 \text{ V/}\mu\text{m}$ 

saturation velocity 
$$v_{sat}$$
 approximately equals  $10^5$  m/s.  $v = \frac{\mu_n \xi}{1 + \xi/\xi_c}$  for  $\xi \le \xi_c$   
=  $v_{sat}$  for  $\xi \ge \xi_c$ 



drain current in the resistive region

$$I_D = \kappa(V_{DS}) \mu_n C_{ox} \frac{W}{L} \left[ (V_{GS} - V_T) V_{DS} - \frac{V_{DS}^2}{2} \right]$$

For short-channel devices, κ is smaller tha

$$\kappa(V) = \frac{1}{1 + (V/\xi_c L)}$$







#### **Subthreshold Conduction**



$$I_D = I_S e^{\frac{V_{GS}}{nkT/q}} \left(1 - e^{\frac{V_{DS}}{kT/q}}\right)$$

measures by how much  $V_{GS}$  has to be reduced for the drain current to drop by a factor  $S = n \left(\frac{kT}{q}\right) \ln(10)$ 



# DIGITAL GATES Fundamental Parameters

## Noise in Digital Integrated Circuits

- Functionality
- Reliability, Robustness
- Area
- Performance
  - » Speed (delay)
  - » Power Consumption
  - » Energy





## DC Operation: Voltage Transfer Characteristic







Mapping between analog and digital signals

$$NM_{L} = V_{IL} - V_{OL}$$
$$NM_{H} = V_{OH} - V_{IH}$$



Definition of Noise Margins



### The Regenerative Property



(a) A chain of inverters.







(c) Non-regenerative gate





### Noise Immunity

- proportional to the signal swing V<sub>sw</sub>. The impact on the signal node is expressed as g
   V<sub>sw</sub>.
- fixed. The impact on the signal node equals f V<sub>Nf</sub>, with V<sub>nf</sub> the amplitude of the noise source, and f the transfer function from noise to signal node.

$$V_{NM} = \frac{V_{sw}}{2} \ge \sum_{i} f_{i} V_{Nfi} + \sum_{j} g_{j} V_{sw}$$

$$V_{sw} \ge \frac{2\sum_{i} f_{i} V_{Nfi}}{1 - 2\sum_{i} g_{j}}$$



### The Ideal Gate



### VTC of Real Inverter





### **Delay Definitions**



### Ring Oscillator





$$T = 2 \times t_p \times N$$

$$2Nt_p >> t_f + t_r$$



### Power Dissipation

$$P_{peak} = i_{peak} V_{supply} = max(p(t))$$

$$P_{av} = \frac{1}{T} \int_{0}^{T} p(t)dt = \frac{V_{supply}}{T} \int_{0}^{T} i_{supply}(t)dt$$

### Power-Delay Product

$$PDP = t_{D} \times P_{av}$$

= Energy dissipated per operation

### The CMOS Inverter







### **CMOS** Inverters



Switch Model of CMOS Transistor



#### Some points to note ......

- The high and low output levels equal V<sub>DD</sub> and GND, respectively; in other words, the voltage swing is equal to the supply voltage. This results in high noise margins.
- The logic levels are not dependent upon the relative device sizes, so that the transistors can be minimum size. Gates with this property are called *ratioless*. This is in contrast with *ratioed logic*, where logic levels are determined by the relative dimensions of the composing transistors.
- In steady state, there always exists a path with finite resistance between the output and either V<sub>DD</sub> or GND. A well-designed CMOS inverter, therefore, has a low output impedance, which makes it less sensitive to noise and disturbances. Typical values of the output resistance are in kΩ range.
- The *input resistance* of the CMOS inverter is extremely high, as the gate of an MOS transistor is a virtually perfect insulator and draws no dc input current. Since the input node of the inverter only connects to transistor gates, the steady-state input current is nearly zero. A single inverter can theoretically drive an infinite number of gates (or have an infinite fan-out) and still be functionally operational; however, increasing the fan-out also increases the propagation delay, as will become clear below. So, although fan-out does not have any effect on the steady-state behavior, it degrades the transient response.



### CMOS Inverter: Steady State Response



## CMOS Inverter: Transient Response



#### CMOS Properties

- Full rail-to-rail swing
- Symmetrical VTC
- Propagation delay function of load capacitance and resistance of transistors
- No static power dissipation
- Direct path current during switching

**PMOS Load Lines** 







#### CMOS Inverter Load Characteristics

#### **CMOS** Inverter VTC





#### CMOS Inverter: The Static Behavior

The switching threshold,  $V_M$ , is defined as the point where  $V_{in} = V_{out}$ .

$$k_{n}V_{DSATn}\bigg(V_{M}-V_{Tn}-\frac{V_{DSATn}}{2}\bigg)+k_{p}V_{DSATp}\bigg(V_{M}-V_{DD}-V_{Tp}-\frac{V_{DSATp}}{2}\bigg) \ = \ 0$$

$$V_{M} = \frac{\left(V_{Tn} + \frac{V_{DSATn}}{2}\right) + r\left(V_{DD} + V_{Tp} + \frac{V_{DSATp}}{2}\right)}{1 + r} \text{ with } r = \frac{k_{p}V_{DSATp}}{k_{n}V_{DSATn}} = \frac{\upsilon_{satp}W_{p}}{\upsilon_{satn}W_{n}}$$

$$V_{M} \approx \frac{rV_{DD}}{1+r} \qquad (W/L)_{p} = (W/L)_{n} \times (V_{DSATn}k'_{n})/(V_{DSATn}k'_{p})$$

$$\frac{(W/L)_p}{(W/L)_n} = \frac{k'_n V_{DSATn} (V_M - V_{Tn} - V_{DSATn}/2)}{k'_p V_{DSATp} (V_{DD} - V_M + V_{Tp} + V_{DSATp}/2)}$$





 $V_M$  is relatively insensitive to variations in the device ratio

The effect of changing the  $W_p/W_n$  ratio is to shift the transient region of the VTC.



#### Simulated VTC

#### Gate Switching Threshold





IIIT-H

#### Noise Margins

 $V_{IH}$  and  $V_{IL}$  are the operational points of the inverter where  $\frac{dV_{out}}{dV_{in}} = -1$ 



$$\begin{split} V_{IH} - V_{IL} &= -\frac{(V_{OH} - V_{OL})}{g} = \frac{-V_{DD}}{g} \\ V_{IH} &= V_M - \frac{V_M}{g} \qquad V_{IL} = V_M + \frac{V_{DD} - V_M}{g} \\ NM_H &= V_{DD} - V_{IH} \qquad NM_L = V_{IL} \end{split}$$

$$\begin{split} k_n V_{DSATn} \Big( V_{in} - V_{Tn} - \frac{V_{DSATn}}{2} \Big) (1 + \lambda_n V_{out}) + \\ k_p V_{DSATp} \Big( V_{in} - V_{DD} - V_{Tp} - \frac{V_{DSATp}}{2} \Big) (1 + \lambda_p V_{out} - \lambda_p V_{DD}) \ = \ 0 \end{split}$$

$$\frac{\mathrm{d}V_{out}}{\mathrm{d}V_{in}} = -\frac{k_n V_{DSATn} (1 + \lambda_n V_{out}) + k_p V_{DSATp} (1 + \lambda_p V_{out} - \lambda_p V_{DD})}{\lambda_n k_n V_{DSATn} (V_{in} - V_{Tn} - V_{DSATn}/2) + \lambda_p k_p V_{DSATp} (V_{in} - V_{DD} - V_{Tp} - V_{DSATp}/2)}$$



$$g = -\frac{1}{I_D(V_M)} \frac{k_n V_{DSATn} + k_p V_{DSATp}}{\lambda_n - \lambda_p}$$

$$\approx \frac{1 + r}{(V_M - V_{Tn} - V_{DSATn}/2)(\lambda_n - \lambda_p)}$$





Assume an inverter in the generic 0.25  $\mu$ m CMOS technology designed with a PMOS/NMOS ratio of 3.4 and with the NMOS transistor minimum size ( $W = 0.375 \mu$ m,  $L = 0.25 \mu$ m, W/L = 1.5). We first compute the gain at  $V_M$  (= 1.25 V),

$$I_D(V_M) = 1.5 \times 115 \times 10^{-6} \times 0.63 \times (1.25 - 0.43 - 0.63/2) \times (1 + 0.06 \times 1.25) = 59 \times 10^{-6} \text{ A}$$
  
$$g = -\frac{1}{59 \times 10^{-6}} \frac{1.5 \times 115 \times 10^{-6} \times 0.63 + 1.5 \times 3.4 \times 30 \times 10^{-6} \times 1.0}{0.06 + 0.1} = -27.5$$

This yields the following values for  $V_{IL}$ ,  $V_{IH}$ ,  $NM_L$ ,  $NM_H$ :

$$V_{IL} = 1.2 \text{ V}, V_{IH} = 1.3 \text{ V}, NM_L = NM_H = 1.2.$$







Dr. Vijay S Rao Pasupureddi Centre for VLSI and Embedded Systems

### MOS Transistor Small Signal Model



|            | g <sub>m</sub>    | r <sub>o</sub>                  |
|------------|-------------------|---------------------------------|
| linear     | $kV_{DS}$         | $[k(V_{GS}, V_T, V_{DS})]^{-1}$ |
| saturation | $k(V_{OS} V_{T})$ | $1/\lambda I_D$                 |

At 
$$V_{IH}$$
 ( $V_{IL}$ ): 
$$\frac{\partial V_{out}}{\partial V_{in}} = -1$$

#### small-signal model of inverter



$$g = \frac{v_{out}}{v_{in}} = -(g_{mn} + g_{mp}) \times (r_{on} || r_{op}) = -1$$

Determining  $V_{IH}$  and  $V_{IL}$ 



### CMOS Inverter: Transient Response



**CMOS** Inverter Propagation Delay



### Computing the Capacitances

#### The Miller Effect





Simplified Model



"A capacitor experiencing identical but opposite voltage swings at both its terminals can be replaced by a capacitor to ground, whose value is two times the original value."



### Computing the Capacitances

| Capacitor | Expression                      |  |
|-----------|---------------------------------|--|
| $C_{gd1}$ | 2 CGD0 W <sub>n</sub>           |  |
| $C_{gd2}$ | 2 CGD0 W <sub>p</sub>           |  |
| $C_{db1}$ | $K_{eqn} (AD_n CJ + PD_n CJSW)$ |  |
| $C_{db2}$ | $K_{eqp} (AD_p CJ + PD_p CJSW)$ |  |
| $C_{g3}$  | $C_{ox} W_n L_n$                |  |
| $C_{g4}$  | $C_{ox} W_p L_p$                |  |
| $C_{w}$   | From Extraction                 |  |
| $C_L$     | Σ                               |  |



$$t_{pHL} = \sqrt{t_{pHL(step)}^2 + (t_r/2)^2}$$

Impact of Rise Time on Delay



## Delay as a function of $V_{\rm DD}$ Where Does Power Go in CMOS?



- Dynamic Power Consumption
  - **Charging and Discharging Capacitors**
- Short Circuit Currents
  - Short Circuit Path between Supply Rails during Switching
- Leakage
  - Leaking diodes and transistors



### **Dynamic Power Dissipation**









#### **Propagation Delay Scaling**





### **Technology Scaling Models**

### Full Scaling (Constant Electrical Field)

ideal model — dimensions and voltage scale together by the same factor S

### Fixed Voltage Scaling

most common model until recently — only dimensions scale, voltages remain constant

### General Scaling

most realistic for todays situation — voltages and dimensions scale with different factors



### Scaling Relationships for Long Channel Devices





#### Scaling of Short Channel Devices



